# **Dual Forward PWM Controller** #### **FEATURES** - Controller for high-voltage DC/DC and DC/AC converters - High-efficiency, zero voltage switching dual forward controller - Feed forward compensation - Combined analog and/or PWM control modes for wide-range load regulation - Supports wide input voltage range - · Constant operating frequency - · Soft start function - Built-in open-load protection, over-voltage protection and over-current protection - Built-in under-voltage lockout function - Low stand-by power - Toggle ENA pin to reset IC #### ORDERING INFORMATION | Part Number | Temp Range | Package | |-------------|---------------|---------------------------| | OZ9910G | 0°C to 70°C | 16-pin SOP | | OZ9910GN | 0°C to 70°C | 16-pin SOP,<br>Lead-Free | | OZ9910S | 0°C to 70°C | 16-pin SSOP | | OZ9910SN | 0°C to 70°C | 16-pin SSOP,<br>Lead-Free | | OZ9910IS | -40°C to 85°C | 16-pin SSOP | | OZ9910ISN | -40°C to 85°C | 16-pin SSOP,<br>Lead-Free | | OZ9910D | 0°C to 70°C | 16-PIN DIP | | OZ9910DN | 0°C to 70°C | 16-PIN DIP,<br>Lead-Free | #### GENERAL DESCRIPTION The OZ9910 is a high-efficiency pulse-width modulation (PWM) controller designed for both DC/DC and DC/AC high voltage applications. Devices such as magnetrons and traveling wave tubes (TWT) require a bias voltage up to several thousand Volts DC and Cold Cathode Fluorescent Lamp (CCFL) requires several hundred to thousand Volts AC to operate. The OZ9910, dual forward PWM controller, is optimized for such applications OZ9910 operates in a zero-voltage switch mode through the dual forward topology utilizing free-wheeling diodes. The IC operates in a constant frequency mode that minimizes electromagnetic interference (EMI). In addition, OZ9910 achieves a high power-conversion efficiency resulting in lower power dissipation and higher system reliability that are critical for radar transmitters and display systems OZ9910 supports a wide input voltage range and provides a constant, user-defined, operating frequency, ensuring that the load operates at a fixed frequency. In display systems, a single operating frequency eliminates interference among the lamps and the display panel. In radar systems, a single operating frequency avoids any influence by alias signals. The OZ9910 provides a wide-range load regulation through low-frequency LPWM and/or analog-adjust dimming controls. It also provides an option for selecting a different turn-on frequency from the operation frequency that is suitable for loads such as CCFL and TWT. The OZ9910 provides a built-in feed-forward compensation function for applications requiring a wider, dynamic input voltage range. The feed-forward compensation feature optimizes line and load regulation. To avoid over-shoot and in-rush current to both input and output loads during start up, a soft start function is provided to improve system reliability. The controller provides open-load protection, over-voltage protection and over-current protection. The striking time (turn-on) for open-load protection is user-defined. OZ9910 provides under-voltage lockout protection and will disable the IC if VIN falls below a threshold. OZ9910 resumes normal operation when VIN exceeds the threshold. To reset the IC, toggle the ENA pin. OZ9910 operates with a standby current of approximately 80uA. # **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Functional Block Diagram ## **PIN DESCRIPTION** | Pin No. | Names | Description | |---------|---------|--------------------------------------------------------------------------| | 1 | NDRV4 | Bottom MOSFET gate drive output in dual forward converter | | 2 | PGND | High-current power ground | | 3 | NDRV2 | Bottom MOSFET gate drive output in dual forward converter | | 4 | GNDA | Low-current signal ground | | 5 | СТ | High frequency oscillator capacitor for operation and striking frequency | | 6 | LCT | Low frequency timing capacitor for LPWM dimming and striking timer | | 7 | ADJ | Signal input for LPWM/ analog dimming | | 8 | ENA | Enable and reset | | 9 | VSEN | Transformer output over-voltage and over-current detection | | 10 | CMP_SST | Soft start and loop compensation capacitor | | 11 | ISEN | Lamp current sensing and lamp "on" detection | | 12 | VREF | Reference voltage output | | 13 | VIN | Supply voltage for IC | | 14 | HSB | High side driver buffer output | | 15 | PDRV3 | Top MOSFET gate drive output in dual forward converter | | 16 | PDRV1 | Top MOSFET gate drive output in dual forward converter | # **ABSOLUTE MAXIMUM RATINGS**(1) | VIN | 32V | |--------------|---------------------| | GNDA, PGND | +/-0.3V | | Logic Inputs | -0.3V to VREF +0.3V | | Operating temp. | 0°C to 70°C | |-----------------|-------------| | Operating Junction Temp. | 150°C | |--------------------------|----------------| | Storage Temp. | -55°C to 150°C | ## RECOMMENDED OPERATING RANGE | VIN | 6V ~ 25.5V | |----------------------------------------------------------------------------------|-------------------------------| | Operating Frequency | 30 KHz to 150 KHz | | Analog Dimming | 1.5V ~ 3.5V | | Thermal Impedance (θ <sub>J-A</sub> )<br>16-pin SOP<br>16-pin SSOP<br>16-pin DIP | 88 °C/W<br>93 °C/W<br>58 °C/W | Note <sup>(1)</sup>: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The "Functional Specifications" table will define the conditions for actual device operation. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. # **ELECTRICAL CHARACTERISTICS** OZ9910I: $-40^{\circ}$ C < Tamb < $85^{\circ}$ C, unless otherwise specified OZ9910: $0^{\circ}$ C < Tamb < $70^{\circ}$ C, unless otherwise specified | Parameter | Symbol | Test Conditions | Limits | | | Unit | |------------------------------|----------------------|-----------------------------------------------------------|--------|-------|-------|---------| | r ai ailletei | Зуппоп | rest conditions | Min | Тур | Max | Unit | | | | Cct = 220pF $^{(1)}$ , Rct = 68.1k $\Omega^{(1)}$ | | | | | | | | CLCT = 4700pF $^{(2)}$ , RLCT = 3.3M $\Omega$ $^{(2)}$ | | | | | | | | Unless Specified | | | | | | High Frequency Osc | illator | | | | | | | Normal operating | f <sub>op</sub> | Ta = 25 °C | 59.5 | 62.0 | 64.5 | KHz | | frequency | - | Temp coefficient | - | 200 | - | ppm/°C | | Striking fraguancy | E | Ta = 25 °C | 74.5 | 80.0 | 85.5 | KHz | | Striking frequency | F <sub>strking</sub> | Temp coefficient | - | 250 | - | ppm/°C | | Low Frequency Osci | llator | | | | | | | Operating frequency | £ | Ta = 25 °C | 179.5 | 188.0 | 196.5 | Hz | | Operating frequency | $f_{LF}$ | Temp coefficient | - | 200 | - | ppm/ °C | | Ramp peak | | Normal operation | 1.41 | 1.52 | 1.63 | V | | Ramp valley | | Normal operation | 0 | 100 | 135 | mV | | Low Frequency PWN | Λ | | | | | | | Duty Cycle Range | | | 0 | - | 100 | % | | Error Amplifier | | | | | | | | ISEN Reference<br>Voltage | ISEN | ADJ=1.0V | 1.45 | 1.5 | 1.55 | V | | VSEN Reference<br>Voltage | VSEN | ADJ=1.0V | 2.94 | 3.0 | 3.06 | V | | Supply | | | | | | | | Standby current | I <sub>OFF</sub> | ENA = low, V = 12V | - | 80 | 120 | μΑ | | Operation current | I <sub>ON</sub> | ENA = high; ADJ = 2.0V;<br>Ca=Cb=Cc=Cd=2nF <sup>(3)</sup> | - | 3.89 | 5.0 | mA | | REF voltage | VREF | Vin = 12v I <sub>LOAD</sub> ≤ 10mA | 4.9 | 5.0 | 5.1 | V | | HSB voltage | | Vin=12v $I_{LOAD} \leq 5mA$ | 6.65 | 7.0 | 7.35 | V | | NDR-PDR Output | | | | • | | 1 | | NDRV2/4 sourcing resistance | Rnso | Current source | - | 17 | 22 | | | NDRV2/4 sinking resistance | Rnsi | Current sink | - | 11 | 15 | Ω | | PDRV 1/3 sourcing resistance | Rpso | Current source | - | 12 | 15 | | | PDRV1/3 sinking resistance | Rpsi | Current sink | - | 16 | 22 | Ω | # **ELECTRICAL CHARACTERISTICS (Continued)** | Parameter S | Symbol | Symbol Test Conditions | Limits | | | Unit | |----------------------------------------------|---------------------|--------------------------------|--------|-----|------|------| | | Syllibol | | Min | Тур | Max | Unit | | Max. / Min. Overlap | Max. / Min. Overlap | | | | | | | Max. Overlap<br>between diagonal<br>switches | | Ca=Cb=Cc=Cd=2nF <sup>(3)</sup> | 90 | 96 | - | % | | Brake Before Make | | | | | | | | PDRV3 / NDRV2 | | Ca=Cb=Cc=Cd=2nF <sup>(3)</sup> | 150 | 200 | 250 | ns | | PDRV1 / NDRV4 | | Ca=Cb=Cc=Cd=2nF <sup>(3)</sup> | 150 | 200 | 250 | ns | | Threshold | | | | | | | | Vin Under Voltage | | Vin rising (leaving lockout) | 5.95 | - | - | V | | Lock Out (UVLO) Threshold | | Vin falling (entering lockout) | - | - | 4.95 | V | | Enable Threshold | | Ena rising (enable) | 2.0 | - | - | V | | Lilable Tillesilold | | Ena falling (disable) | - | - | 1.0 | V | | Timer | | | | | | | | Striking Timer | | | 1.2 | 1.5 | 1.8 | sec | | Over Voltage<br>Protection<br>Shutdown Delay | | | - | 10 | 15 | msec | Note<sup>(1)</sup> Cct : capacitor from CT (Pin 5) to ground Rct: resistor from CT (Pin 5) to VREF Note<sup>(2)</sup> CLCT: capacitor from LCT (Pin 6) to ground RLCT: resistor from LCT (Pin 6) to VREF $\mathsf{Note}^{(3)}$ Ca: capacitor from NDRV2 (Pin 3) to ground Cb: capacitor from NDRV4 (Pin 1) to ground Cc: capacitor from PDRV3 (Pin 15) to Vin Cd: capacitor from PDRV1 (Pin 16) to Vin # FUNCTIONAL BLOCK DIAGRAM DESCRIPTION Refer to the Functional Block Diagram in Figure 1, page 2, and the Pin Description Table on page 3. Voltage REF/Current Bias Block generates a bias current reference for internal use and precision 5V reference for both internal and external use. In addition, it provides a feed-forward compensated current to the Feedback Control Block. LFOSC block supplies a low frequency ramp signal to Feedback Control block. The ramp signal is compared with the external ADJ signal to yield a low-frequency, pulse-width-modulation (LPWM) signal to regulate the power delivered to the load. LFOSC also provides the striking time (turn-on) for open-load protection. The Feedback Control block consists of Current Feedback Control, Voltage Feedback Control and Control Logic. This block receives the command signal from ADJ, feedback for output voltage (VSEN) and load current (ISEN), Compensation (CMP) and LPWM. When the voltage at ADJ is greater than 1.5V, LPWM will not affect either the current feedback or voltage feedback controls. When the voltage at ADJ is less than 1.5V, the LPWM signal is activated to modulate the current feedback control loop. At this point, the analog signal applied to the error amplifier is fixed at 1.5V. The Control Logic selects either voltage feedback or current feedback as the control command to the output drives. Depending on the system design, the Feedback Control block selects either the voltage feedback control or the current feedback control command to provide suitable load regulation. In TWT applications, the initial turn-on may rely on regulating the current. In CCFL applications, the initial turn-on is to regulate the ignition voltage. The Feedback Control block provides a high-degree of flexibility for various applications. The error amplifiers for Current Feedback Control and Voltage Feedback Control are configured as a trans-impedance amplifier to work with either voltage control or current control. HFOSC block generates a high frequency ramp signal. This signal is compared with the control command from the Feedback Control block to determine the appropriate drive outputs. Protection block protects the IC and external devices from over-voltage, open-load and over-current conditions. The High-side driver buffer provides a buffered voltage of Vin minus 5V to the high-side switches in the dual forward converter. #### FUNCTIONAL INFORMATION #### 1. Steady-State Operation Referring to the schematics shown in Figures 2 and 3 on pages 10 and 11 the OZ9910 drives a zero-voltage switching (ZVS), dual forward power stage where the transformer couples the energy from the power source to the secondary load. In both applications, the voltage and the current can be used as the feedback control signals to regulate the outputs. In CCFL applications, Figure 2, page 10 the current flowing through the CCFL is sensed and regulated, through sense resistor R8, then compared with a reference voltage via a current amplifier, resulting in PWM drive outputs to the dual forward converter switches. Switches M1, M2. M3. M4 are configured such that the switch in each pair, M1/M4 and M2/M3, are turned-on complementarily. The amount of time where switches M1/M2 and M3/M4 conduct, determine the amount of energy delivered to the load. A voltage loop is established to monitor the output voltage such that a required turn-on voltage is achieved. A soft-start circuit ensures a gradual increase in the output power to minimize stress to the other components. The capacitor at CMP SST (pin 10), determines the rate of rise of the voltage on CMP SST pin, where the voltage at this pin determines the on-time duration of switches M1/M2 and M3/M4. Circuit operation is initiated by applying the bias voltage to VIN (pin13) and subsequently providing the enable signal to ENA (pin 8) of the IC. The output drives, include NDRV4, NDRV2, PDRV3 and PDRV1 (pins 1,3,15,16 respectively) output square pulses. The frequency is determined by resistor R4 and capacitor C2 connected to CT (pin 5). Initially, the energy converted from the power source to the load is low due to the soft-start function. The energy increases as the soft-start capacitor voltage increases linearly with time. The voltage at the secondary side of the transformer T1 increases correspondingly. This process continues until the load current is detected and reaches a regulated value. The output of the error amplifier, CMP\_SST (pin 10), compared with CT signal at pin 5, whose valley and peak voltages are 0.1V and 2.0V respectively, commands proper switching among the four output drives to maintain current regulation. The operations of the four switches are implemented with zero-voltage switching to provide a high-efficiency power conversion. In the TWT application, Figure 3, page 11 either the current or the voltage can be used as a feedback control parameter. The operation theory is similar to the above discussion. Referring to Figure 2, page 10 in the case of an open-lamp condition emulating an aged lamp, the OZ9910 provides an optional, user-defined, turn-on frequency. The turn-on frequency is implemented through capacitor C2 connected to CT pin. The striking (turn-on) time is determined by capacitor C9 connected to LCT (pin 6). The ignition voltage (open-lamp voltage) is regulated through the voltage feedback loop. This highly integrated circuit (IC) provides a cost effective yet high-degree of design flexibility. An open-load protection feature is provided for safe operation when removing a lamp during normal operation under either one of the two following conditions. For condition one, when the IC senses the missing current signal through ISEN (pin 11) and the voltage at CMP\_SST (pin 10) reaches an ~2.5V threshold, the output drives are shut off. Under condition two, when the voltage at VSEN (pin 9) reaches an ~ 3.0V threshold, the output drives are shut off. The output drives will remain in the latched mode. Toggling ENA (pin 8) is necessary to resume normal operation. Dimming control of OZ9910 is implemented by combining LPWM and analog-adjust for regulating the current in the CCFL. This provides a very wide range of dimming control to a CCFL. When ADJ (pin 7) input voltage is less than 1.5V, the LPWM control is activated while the amplitude of the lamp current is maintained. This mode provides a wide dimming control while maintaining the operational life-time of a CCFL. The LPWM frequency is determined by capacitor C9 and resistor R1 connected to LCT (pin 6). When ADJ (pin 7) input voltage is greater than 1.5V, the CCFL current amplitude will be increased. OZ9910 operates in a constant frequency mode. This eliminates any undesired interference between inverter and LCD panels where interference is usually associated with variable-frequency designs. #### 2. Enable OZ9910 is enabled when the voltage on ENA (pin 8) is greater than 2V. A voltage of less than 1V disables the IC. When the IC is disabled, it draws approximately 80uA. An under-voltage lockout protection feature is provided that will disable the IC if VIN voltage drops below a threshold of approximately 5.6V. The IC will resume normal operation once VIN reaches a threshold voltage of greater than approximately 5.8V. #### 3. Soft Start To avoid component stresses and in-rush current to the load during turn-on, a soft-function is implemented to provide reliable load operation. The soft-start function is initiated when the voltage at ENA (pin 8) is greater than 2V. The soft-start time is determined by capacitor C22 connected to CMP\_SST (pin 10). The Feedback Control circuitry provides a current to charge capacitor C22. #### 4. Ignition During striking (turn-on), OZ9910 generates a higher frequency for CCFL ignition. This frequency is approximately 30% higher than the normal operating frequency. The ignition (turn-on) time is determined by capacitor C9 connected to LCT (pin 6) and is approximated by the following equation: $$T[second] = C_{LCT}[nF]*0.33$$ The striking frequency is approximated by the following equation: ### 5. Normal Operation Once the IC is enabled, the voltage at CMP\_SST (pin 10) controls the rate of power delivered to the load. The voltage increases to a level such that the CCFLs are ignited. The voltage feedback loop takes control to regulate lamp voltage during the striking period. Once the current is sense at a threshold of ~0.6V, when ADJ≤1.5V or 0.4\*DIM, when ADJ>1.5V, the IC will switch to normal operating frequency. The operating frequency is determined by resistor R4 and capacitor C2 connected to CT (pin 5). The operating frequency is approximated by the following equation: $$9.35 \times 10^{5}$$ $$f_{op}[kH_{z}] = C_{cr}[pF] \times R_{cr}[k\Omega]$$ #### 6. Protection The IC provides time-out protection, open-load protection and over-voltage protection features. Time-out protection for striking (turn-on): An internal counter is started when the IC is enabled. If the lamp fails to ignite after approximately 1.5 seconds, the IC will shut down Open-load protection: If the lamp is removed during normal operation, the voltage of CMP\_SST will increase rapidly. Once the voltage at CMP\_SST (pin 10) reaches a threshold of approximately 2.5V, the IC will shut down. Over-voltage protection: During normal operation, if the voltage at VSEN (pin 9) reaches a threshold of approximately 3.0V, the output of the error amplifier will maintain a constant voltage level. Meanwhile, an internal clock triggers a timer. When the timer expires (approximately 10ms), the IC shuts down. #### 7. Error Amplifier OZ9910 implements two error amplifiers, one for current feedback and the other for voltage feedback. For a CCFL working in the ignition period, the voltage feedback loop controls the ignition voltage. The non-inverting input is fixed at 3V. Once the lamp is ignited, the current feedback loop controls the amount of power delivered to the lamp. The non-inverting input is either ADJ when ADJ pin is greater than 1.5V or fixed at 1.5V when ADJ pin is less than 1.5V. # 8. Combined Analog and Digital Dimming Control A built-in function combines the low-frequency PWM (LPWM) and analog adjustment dimming functions to perform wide dimming control for the CCFL. The LPWM frequency is determined by capacitor C9 and resistor R1 connected to LCT (pin 6). The frequency is approximated by the following equation: $$\begin{array}{c} 2.9 \times 10^6 \\ \text{fLF[Hz]} = \\ C_{\text{LCT}} [\text{pF}] \times R_{\text{LCT}} [\text{Meg}\Omega] \end{array}$$ When the ADJ pin input voltage is less than 1.5V, the ADJ pin is compared with the triangle LCT waveform and yields a proper low frequency pulse width to modulate the CCFL brightness. The peak and valley of the LCT signal are 1.5V and 0V respectively. When the ADJ pin input voltage is increased above 1.5V, the low frequency pulse width achieves 100% duty cycle and ADJ pin input voltage serves as the command signal to regulate the CCFL current. #### 9. Feed-forward Compensation Input voltage to the IC is intelligently processed to yield a constant/symmetrical waveform at CMP\_SST (pin 10) to achieve a feed-forward-compensation function during dimming control. #### 10. Output Drives The four output drives are designed to turn-on and turn-off four switches M1, M2, M3 and M4 with intelligent phase-shift control technique. The design allows the free-wheeling diode to reset transformer in each half cycle. The body diodes associated with four switches can be served as the free-wheeling diodes. For example, the diode D3 and diode D4 are used as free-wheeling diodes for M1 and M2 switches during the first half cycle. The diodes D1 and D2 are used as the free-wheeling diodes for M3 and M4 switches during the next half cycle. The switches in the bridge are configured such that M1/M4 and M2/M3 are turned-on complementarily. This brake before make (BBM) is implemented to prevent the power source shorted to the ground. Adjusting the overlapped conduction between switches M1/M2 and M3/M4 senses the current flowing in the CCFL, thus the power delivered to the CCFL is regulated. The waveforms associated with a typical two-transistor forward converter are shown in Figure 4, page 12. ## REFERENCE APPLICATION CIRCUIT Figure 2. Application Circuit for CCFL ## REFERENCE APPLICATION CIRCUIT **Figure 3. Application Circuit for TWT** Figure 4. OZ9910 Waveforms: 50% Duty Cycle of a 2 Transistor Forward Converter ## PACKAGE INFORMATION - 16-PIN SOP 150mil: OZ9910G ## PACKAGE INFORMATION - 16-PIN SSOP 150mil: OZ9910S # PACKAGE INFORMATION - 16-PIN DIP 300mil: OZ9910D #### IMPORTANT NOTICE No portion of $O_2$ Micro specifications/datasheets or any of its subparts may be reproduced in any form, or by any means, without prior written permission from $O_2$ Micro. O<sub>2</sub>Micro and its subsidiaries reserve the right to make changes to their datasheets and/or products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. $O_2$ Micro warrants performance of its products to the specifications applicable at the time of sale in accordance with $O_2$ Micro's standard warranty. Testing and other quality control techniques are utilized to the extent $O_2$ Micro deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customer acknowledges that $O_2$ Micro products are not designed, manufactured or intended for incorporation into any systems or products intended for use in connection with life support or other hazardous activities or environments in which the failure of the $O_2$ Micro products could lead to death, bodily injury, or property or environmental damage ("High Risk Activities"). $O_2$ Micro hereby disclaims all warranties, and $O_2$ Micro will have no liability to Customer or any third party, relating to the use of $O_2$ Micro products in connection with any High Risk Activities. Any support, assistance, recommendation or information (collectively, "Support") that $O_2$ Micro may provide to you (including, without limitation, regarding the design, development or debugging of your circuit board or other application) is provided "AS IS." $O_2$ Micro does not make, and hereby disclaims, any warranties regarding any such Support, including, without limitation, any warranties of merchantability or fitness for a particular purpose, and any warranty that such Support will be accurate or error free or that your circuit board or other application will be operational or functional. $O_2$ Micro will have no liability to you under any legal theory in connection with your use of or reliance on such Support. COPYRIGHT © 2004, O2Micro International Limited